Part Number Hot Search : 
DTC143T DDC122LU 1N5307UR ASRD715T E7735S4B RODUCT LF15ABPT 10005
Product Description
Full Text Search
 

To Download U635H16 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Obsolete - Not Recommended for New Designs
U635H16
PowerStore 2K x 8 nvSRAM
Features Description The U635H16 has two separate modes of operation: SRAM mode and nonvolatile mode. In SRAM mode, the memory operates as an ordinary static RAM. In nonvolatile operation, data is transferred in parallel from SRAM to EEPROM or from EEPROM to SRAM. In this mode SRAM functions are disabled. The U635H16 is a fast static RAM (25, 35, 45 ns), with a nonvolatile electrically erasable PROM (EEPROM) element incorporated in each static memory cell. The SRAM can be read and written an unlimited number of times, while independent nonvolatile data resides in EEPROM. Data transfers from the SRAM to the EEPROM (the STORE operation) take place automatically upon power down using charge stored in system capacitance. Transfers from the EEPROM to the SRAM (the RECALL operation) take place automatically on power up. The U635H16 combines the high performance and ease of use of a fast SRAM with nonvolatile data integrity. STORE cycles also may be initiated under user control via a software sequence. Once a STORE cycle is initiated, further input or output are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence or the sequence will be aborted. RECALL cycles may also be initiated by a software sequence. Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times.
* * * * * * * * * * * * * * * * * *
High-performance CMOS nonvolatile static RAM 2048 x 8 bits 25, 35 and 45 ns Access Times 12, 20 and 25 ns Output Enable Access Times ICC = 15 mA at 200 ns Cycle Time Automatic STORE to EEPROM on Power Down using system capacitance Software initiated STORE (STORE Cycle Time < 10 ms) Automatic STORE Timing 106 STORE cycles to EEPROM 100 years data retention in EEPROM Automatic RECALL on Power Up Software RECALL Initiation (RECALL Cycle Time < 20 s) Unlimited RECALL cycles from EEPROM Single 5 V 10 % Operation Operating temperature ranges: 0 to 70 C -40 to 85 C QS 9000 Quality Standard ESD protection > 2000 V (MIL STD 883C M3015.7-HBM) RoHS compliance and Pb- free Packages: PDIP24 (600 mil) SOP24 (300 mil)
Pin Configuration
Pin Description
A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 VSS
1 2 3 4 5 6 7 8 9 10 11 12
24 23 22 21 20 PDIP 19
VCC A8 A9 W G A10 E DQ7 DQ6 DQ5 DQ4 DQ3
Signal Name A0 - A10 DQ0 - DQ7 E G W VCC VSS
Signal Description Address Inputs Data In/Out Chip Enable Output Enable Write Enable Power Supply Voltage Ground
SOP 18 24
17 16 15 14
13
Top View March 31, 2006 STK Control #ML0050 1 Rev 1.0
U635H16
Block Diagram
EEPROM Array 32 x (64 x 8) STORE Row Decoder A5 A6 A7 A8 A9 SRAM Array 32 Rows x 64 x 8 Columns
Store/ Recall Control
VCC VSS
RECALL
Power Control
VCC
DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 Input Buffers
Column I/O Column Decoder
Software Detect
A0 - A10
A0 A1 A2 A3 A4 A10
G
E W
Truth Table for SRAM Operations Operating Mode Standby/not selected Internal Read Read Write
* H or L
E H L L L
W
*
G
*
DQ0 - DQ7 High-Z High-Z Data Outputs Low-Z Data Inputs High-Z
H H L
H L
*
Characteristics
All voltages are referenced to VSS = 0 V (ground). All characteristics are valid in the power supply voltage range and in the operating temperature range specified. Dynamic measurements are based on a rise and fall time of 5 ns, measured between 10 % and 90 % of VI, as well as input levels of VIL = 0 V and VIH = 3 V. The timing reference level of all input and output signals is 1.5 V, with the exception of the tdis-times and ten-times, in which cases transition is measured 200 mV from steady-state voltage.
Absolute Maximum Ratingsa Power Supply Voltage Input Voltage Output Voltage Power Dissipation Operating Temperature Storage Temperature
a:
Symbol VCC VI VO PD
Min. -0.5 -0.3 -0.3
Max. 7 VCC+0.5 VCC+0.5 1
Unit V V V W C C C
C-Type K-Type
Ta Tstg
0 -40 -65
70 85 150
Stresses greater than those listed under Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
STK Control #ML0050
2
Rev 1.0
March 31, 2006
U635H16
Recommended Operating Conditions Power Supply Voltage Input Low Voltage Input High Voltage Symbol VCC VIL VIH -2 V at Pulse Width 10 ns permitted Conditions Min. 4.5 -0.3 2.2 Max. 5.5 0.8 VCC+0.3 Unit V V V
C-Type DC Characteristics Operating Supply Currentb Symbol ICC1 VCC VIL VIH tc tc tc Average Supply Current during STOREc ICC2 VCC E W VIL VIH VCC VIL VIH VCC E tc tc tc VCC W VIL VIH VCC E VIL VIH Conditions Min. = 5.5 V = 0.8 V = 2.2 V = 25 ns = 35 ns = 45 ns = 5.5 V 0.2 V VCC-0.2 V 0.2 V VCC-0.2 V = 4.5 V = 0.2 V VCC-0.2 V = 5.5 V = VIH = 25 ns = 35 ns = 45 ns = 5.5 V VCC-0.2 V 0.2 V VCC-0.2 V = 5.5 V VCC-0.2 V 0.2 V VCC-0.2 V 90 80 75 6 Max.
K-Type Unit Min. Max.
95 85 80 7
mA mA mA mA
Average Supply Current during PowerStore Cyclec Standby Supply Currentd (Cycling TTL Input Levels)
ICC4
4
4
mA
ICC(SB)1
30 23 20 15
34 27 23 15
mA mA mA mA
Operating Supply Current at tcR = 200 nsb (Cycling CMOS Input Levels) Standby Supply Curentd (Stable CMOS Input Levels)
ICC3
ICC(SB)
3
3
mA
b: ICC1 and ICC3 are depedent on output loading and cycle rate. The specified values are obtained with outputs unloaded. The current ICC1 is measured for WRITE/READ - ratio of 1/2. c: ICC2 and ICC4 are the average currents required for the duration of the respective STORE cycles (STORE Cycle Time). d: Bringing E VIH will not produce standby current levels until any nonvolatile cycle in progress has timed out. See MODE SELECTION table. The current ICC(SB)1 is measured for WRITE/READ - ratio of 1/2.
March 31, 2006
STK Control #ML0050
3
Rev 1.0
U635H16
C-Type DC Characteristics Symbol VCC IOH IOL VCC VOH VOL VCC High Low Output Leakage Current High at Three-State- Output Low at Three-State- Output IOHZ IOLZ IIH IIL VIH VIL VCC VOH VOL Conditions Min. Output High Voltage Output Low Voltage Output High Current Output Low Current Input Leakage Current VOH VOL IOH IOL = 4.5 V =-4 mA = 8 mA = 4.5 V = 2.4 V = 0.4 V = 5.5 V = 5.5 V = 0V = 5.5 V = 5.5 V = 0V 1 -1 -1 1 A A 1 -1 -1 1 A A 2.4 0.4 -4 8 8 Max. Min. 2.4 0.4 -4 Max. V V mA mA K-Type Unit
SRAM Memory Operations Symbol Alt. tAVAV tAVQV tELQV tGLQV tEHQZ tGHQZ tELQX tGLQX tAXQX tELICCH tEHICCL IEC tcR ta(A) ta(E) ta(G) tdis(E) tdis(G) ten(E) ten(G) tv(A) tPU tPD 5 0 3 0 25 25 35 45 Unit Min. Max. Min. Max. Min. Max. 25 25 25 12 13 13 5 0 3 0 35 35 35 35 20 17 17 5 0 3 0 45 45 45 45 25 20 20 ns ns ns ns ns ns ns ns ns ns ns
No. 1 2 3 4 5 6 7 8 9
Switching Characteristics Read Cycle Read Cycle Timef Address Access Time to Data Validg Chip Enable Access Time to Data Valid Output Enable Access Time to Data Valid E HIGH to Output in High-Zh G HIGH to Output in High-Zh E LOW to Output in Low-Z G LOW to Output in Low-Z Output Hold Time after Address Change
10 Chip Enable to Power Activee 11 Chip Disable to Power Standbyd, e
e: f: g: h: Parameter guaranteed but not tested. Device is continuously selected with E and G both LOW. Address valid prior to or coincident with E transition LOW. Measured 200 mV from steady state output voltage.
STK Control #ML0050
4
Rev 1.0
March 31, 2006
U635H16
Read Cycle 1: Ai-controlled (during Read cycle: E = G = VIL, W = VIH)f
tcR (1)
Ai DQi
Output Previous Data Valid tv(A) (9)
Address Valid ta(A) (2) Output Data Valid
Read Cycle 2: G-, E-controlled (during Read cycle: W = VIH)g
tcR (1)
Ai E G DQi
Output High Impedance tPU (10) ACTIVE STANDBY
Address Valid ta(A) (2) ta(E) (3) ten(E) (7) ta(G) (4) ten(G) (8)
tPD
(11)
tdis(E) (5)
tdis(G) (6) Output Data Valid
ICC
No.
Switching Characteristics Write Cycle
Symbol Alt. #1 Alt. #2 tAVAV tWLWH tWLEH tAVWL tAVWH tELWH tELEH tDVWH tWHDX tWHAX tWLQZ tWHQX tDVEH tEHDX tEHAX tAVEL tAVEH tAVAV IEC tcW tw(W) tsu(W) tsu(A) tsu(A-WH) tsu(E) tw(E) tsu(D) th(D) th(A) tdis(W) ten(W) 5
25
35
45 Unit
Min. Max. Min. Max. Min. Max. 25 20 20 0 20 20 20 12 0 0 10 5 35 30 30 0 30 30 30 18 0 0 13 5 45 35 35 0 35 35 35 20 0 0 15 ns ns ns ns ns ns ns ns ns ns ns ns
12 Write Cycle Time 13 Write Pulse Width 14 Write Pulse Width Setup Time 15 Address Setup Time 16 Address Valid to End of Write 17 Chip Enable Setup Time 18 Chip Enable to End of Write 19 Data Setup Time to End of Write 20 Data Hold Time after End of Write 21 Address Hold after End of Write 22 W LOW to Output in High-Zh, i 23 W HIGH to Output in Low-Z
March 31, 2006
STK Control #ML0050
5
Rev 1.0
U635H16
Write Cycle #1: W-controlledj
tcW (12)
Ai E W
tsu(A)
Address Valid tsu(E) (17) tsu(A-WH) (16) tw(W) (13) tsu(D) (19) tdis(W) (22) Previous Data
th(A) (21)
DQi
Input
(15)
th(D) (20)
Input Data Valid ten(W) (23) High Impedance
DQi
Output
Write Cycle #2: E-controlledj
tcW (12)
Ai E W DQi
Input tsu(A) (15)
Address Valid tw(E) (18) th(A) (21)
tsu(W) (14) tsu(D) (19) th(D) (20)
Input Data Valid High Impedance
DQi
Output
undefined
L- to H-level
H- to L-level
i: j:
If W is LOW and when E goes LOW, the outputs remain in the high impedance state. E or W must be VIH during address transition.
STK Control #ML0050
6
Rev 1.0
March 31, 2006
U635H16
Nonvolatile Memory Operations Mode Selection
E H L L L
W X H L H
A10 - A0 (hex) X X X 000 555 2AA 7FF 0F0 70F 000 555 2AA 7FF 0F0 70E
Mode Not Selected Read SRAM Write SRAM Read SRAM Read SRAM Read SRAM Read SRAM Read SRAM Nonvolatile STORE Read SRAM Read SRAM Read SRAM Read SRAM Read SRAM Nonvolatile RECALL
I/O Output High Z Output Data Input Data Output Data Output Data Output Data Output Data Output Data Output High Z Output Data Output Data Output Data Output Data Output Data Output High Z
Power Standby Active Active Active
Notes
m
k, l k, l k, l k, l k, l k k, l k, l k, l k, l k, l k
L
H
Active
k:
The six consecutive addresses must be in order listed (000, 555, 2AA, 7FF, 0F0, 70F) for a Store cycle or (000, 555, 2AA, 7FF,0F0, 70E) for a RECALL cycle. W must be high during all six consecutive cycles. See STORE cycle and RECALL cycle tables and diagrams for further details. The following six-address sequence is used for testing purposes and should not be used: 000, 555, 2AA, 7FF, 0F0, 39C. l: Activation of nonvolatile cycles does not depend on the state of G. m: I/O state assumes that G VIL.
No. 24
PowerStore Power Up RECALL Power Up RECALL Durationn, e
Symbol Conditions Alt. tRESTORE the power supply voltage must stay above 3.6 V at least 10 ms after the start of the STORE operation 1 4.0 4.5 IEC 650 s Min. Max. Unit
25
STORE Cycle Durationf
tPDSTORE
10
ms
26
time allowed to Complete SRAM Cyclef, e Low Voltage Trigger Level
tDELAY VSWITCH
s V
n:
tRESTORE starts from the time VCC rises above VSWITCH.
March 31, 2006
STK Control #ML0050
7
Rev 1.0
U635H16
PowerStore and automatic Power Up RECALL
VCC 5.0 V VSWITCH
t
PowerStore tPDSTOREp Power Up RECALL W
(25)
(24)
(24)
tRESTORE
(26)
tRESTORE tDELAY
DQi
POWER UP RECALL
BROWN OUT NO STORE (NO SRAM WRITES)
BROWN OUT PowerStore
No.
Software Controlled STORE/ RECALL Cyclek, o
Symbol Alt. tAVAV tELQZ tELQXS tELQXR tAVELN tELEHN tEHAXN IEC tcR tdis(E)SR td(E)S td(E)R tsu(A)SR tw(E)SR th(A)SR 0 20 0
25
35
45 Unit
Min. Max. Min. Max. Min. Max. 25 600 10 20 0 25 0 35 600 10 20 0 35 0 45 600 10 20 ns ns ms s ns ns ns
27 STORE/RECALL Initiation Time 28 Chip Enable to Output Inactivep 29 STORE Cycle Timeq 30 RECALL Cycle Timer 31 Address Setup to Chip Enables 32 Chip Enable Pulse Widths, t 33 Chip Disable to Address Changes
o: p: q: r: s: t:
The software sequence is clocked with E controlled READs. Once the software controlled STORE or RECALL cycle is initiated, it completes automatically, ignoring all inputs. Note that STORE cycles (but not RECALL) are aborted by VCC < VSWITCH (STORE inhibit). An automatic RECALL also takes place at power up, starting when VCC exceeds VSWITCH and takes tRESTORE. VCC must not drop below VSWITCH once it has been exceeded for the RECALL to function properly. Noise on the E pin may trigger multiple READ cycles from the same address and abort the address sequence. If the Chip Enable Pulse Width is less than ta(E) (see Read Cycle) but greater than or equal tw(E)SR, than the data may not be valid at the end of the low pulse, however the STORE or RECALL will still be initiated.
STK Control #ML0050
8
Rev 1.0
March 31, 2006
U635H16
Software Controlled STORE/RECALL Cycles, t, u, v (E = HIGH after STORE initiation)
tcR (27)
tcR (27) ADDRESS 6
(33)
Ai E
ADDRESS 1 tw(E)SR
(31) (32) (33) th(A)SR
th(A)SR
tw(E)SR
(31) (32)
tdis(E) (5) td(E)S(30)
DQi
Output
tsu(A)SR High Impedance VALID
tsu(A)SR
td(E)R (29) VALID tdis(E)SR (28)
Software Controlled STORE/RECALL Cycles, t, u, v (E = LOW after STORE initiation)
tcR (27)
Ai E
ADDRESS 1 tw(E)SR
(32)
ADDRESS 6
(33) th(A)SR
tsu(A)SR (31)
(33) th(A)SR
(31)
DQi
Output
tsu(A)SR
td(E)S (29)
td(E)R (30)
High Impedance
VALID
VALID tdis(E)SR (28)
u: W must be HIGH when E is LOW during the address sequence in order to initiate a nonvolatile cycle. G may be either HIGH or LOW throughout. Addresses 1 through 6 are found in the mode selection table. Address 6 determines whether the U635H16 performs a STORE or RECALL. v: E must be used to clock in the address sequence for the software controlled STORE and RECALL cycles.
March 31, 2006
STK Control #ML0050
9
Rev 1.0
U635H16
Test Configuration for Functional Check
5V VCCx
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 A10
relevant test measurement
Input level according to the
ment of all 8 output pins
Simultaneous measure-
DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7
480
VIH
VIL
VO 30 pF w 255
E W G
VSS w: In measurement of tdis-times and ten-times the capacitance is 5 pF.
x: Between VCC and VSS must be connected a high frequency bypass capacitor 0.1 F to avoid disturbances.
Capacitancee Input Capacitance Output Capacitance
Conditions VCC VI f Ta = 5.0 V = VSS = 1 MHz = 25 C
Symbol CI CO
Min.
Max. 8 7
Unit pF pF
All pins not under test must be connected with ground by capacitors. Ordering Code Example Type Package D = PDIP24 (600 mil) S = SOP24 (300 mil) U635H16 S C 25 G1 Leadfree Option blank = Standard Package G1 = Leadfree Green Package y Access Time 25 = 25 ns 35 = 35 ns y 45 = 45 ns y Operating Temperature Range C = 0 to 70 C K = -40 to 85 C
y: on special request
Device Marking (example) Product specification
ZMD U635H16SC 25 Z 0425 G1
Date of manufacture (The first 2 digits indicating the year, and the last 2 digits the calendar week.) Leadfree Green Package Rev 1.0 March 31, 2006
Internal Code
STK Control #ML0050
10
U635H16
Device Operation The U635H16 has two separate modes of operation: SRAM mode and nonvolatile mode. In SRAM mode, the memory operates as a standard fast static RAM. In nonvolatile mode, data is transferred from SRAM to EEPROM (the STORE operation) or from EEPROM to SRAM (the RECALL operation). In this mode SRAM functions are disabled. STORE cycles may be initiated under user control via a software sequence and are also automatically initiated when the power supply voltage level of the chip falls below VSWITCH. RECALL operations are automatically initiated upon power up and may also occur when the VCC rises above VSWITCH, after a low power condition. RECALL cycles may also be initiated by a software sequence. SRAM READ The U635H16 performs a READ cycle whenever E and G are LOW and W are HIGH. The address specified on pins A0 - A10 determines which of the 2048 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of tcR. If the READ is initiated by E or G, the outputs will be valid at ta(E) or at ta(G), whichever is later. The data outputs will repeatedly respond to address changes within the tcR access time without the need for transition on any control input pins, and will remain valid until another address change or until E or G is brought HIGH or W is brought LOW. SRAM WRITE A WRITE cycle is performed whenever E and W are LOW. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either E or W goes HIGH at the end of the cycle. The data on pins DQ0 - 7 will be written into the memory if it is valid tsu(D) before the end of a W controlled WRITE or tsu(D) before the end of an E controlled WRITE. It is recommended that G is kept HIGH during the entire WRITE cycle to avoid data bus contention on the common I/O lines. If G is left LOW, internal circuitry will turn off the output buffers tdis(W) after W goes LOW. Automatic STORE The U635H16 uses the intrinsic system capacitance to perform an automatic STORE on power down. As long as the system power supply take at least tPDSTORE to decay from VSWITCH down to 3.6 V the U635H16 will safely and automatically STORE the SRAM data in EEPROM on power down. In order to prevent unneeded STORE operations, automatic STORE will be ignored unless at least one March 31, 2006 STK Control #ML0050 11 WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether or not a WRITE operation has taken place. Automatic RECALL During power up an automatic RECALL takes place. After any low power condition (VCC < VSWITCH) an internal RECALL request may be latched. When VCC once again exceeds the sense voltage of VSWITCH, a requested RECALL cycle will automatically be initiated and will take tRESTORE to complete. If the U635H16 is in a WRITE state at the end of a power up RECALL, the SRAM data will be corrupted. To help avoid this situation, a 10 K resistor should be connected between W and system VCC. Software Nonvolatile STORE The U635H16 software controlled STORE cycle is initiated by executing sequential READ cycles from six specific address locations. By relying on READ cycles only, the U635H16 implements nonvolatile operation while remaining compatible with standard 2K x 8 SRAMs. During the STORE cycle, an erase of the previous nonvolatile data is performed first, followed by a parallel programming of all nonvolatile elements. Once a STORE cycle is initiated, further inputs and outputs are disabled until the cycle is completed. Because a sequence of addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted. To initiate the STORE cycle the following READ sequence must be performed: 1. 2. 3. 4. 5. 6. Read address Read address Read address Read address Read address Read address 000 555 2AA 7FF 0F0 70F (hex) (hex) (hex) (hex) (hex) (hex) Valid READ Valid READ Valid READ Valid READ Valid READ Initiate STORE
Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles are used in the sequence, although it is not necessary that G is LOW for the sequence to be valid. After the tSTORE cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation.
Rev 1.0
U635H16
Software Nonvolatile RECALL A RECALL cycle of the EEPROM data into the SRAM is initiated with a sequence of READ operations in a manner similar to the STORE initiation. To initiate the RECALL cycle the following sequence of READ operations must be performed: 1. 2. 3. 4. 5. 6. Read address Read address Read address Read address Read address Read address 000 555 2AA 7FF 0F0 70E (hex) (hex) (hex) (hex) (hex) (hex) Valid READ Valid READ Valid READ Valid READ Valid READ Initiate RECALL Hardware Protection The U635H16 offers hardware protection against inadvertent STORE operation through VCC Sense. When VCC < VSWITCH all software controllod STORE operations will be inhibited. Low Average Active Power The U635H16 has been designed to draw significantly less power when E is LOW (chip enabled) but the access cycle time is longer than 55 ns. When E is HIGH the chip consumes only standby current. The overall average current drawn by the part depends on the following items: 1. CMOS or TTL input levels 2. the time during which the chip is disabled (E HIGH) 3. the cycle time for accesses (E LOW) 4. the ratio of READs to WRITEs 5. the operating temperature 6. the VCC level
Internally, RECALL is a two step procedure. First, the SRAM data is cleared and second, the nonvolatile information is transferred into the SRAM cells. The RECALL operation in no way alters the data in the EEPROM cells. The nonvolatile data can be recalled an unlimited number of times.
The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Rev 1.0
STK Control #ML0050
12
March 31, 2006
U635H16
LIFE SUPPORT POLICY Simtek products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Simtek product could create a situation where personal injury or death may occur. Components used in life-support devices or systems must be expressly authorized by Simtek for such purpose.
LIMITED WARRANTY The information in this document has been carefully checked and is believed to be reliable. However, Simtek makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon it. The information in this document describes the type of component and shall not be considered as assured characteristics. Simtek does not guarantee that the use of any information contained herein will not infringe upon the patent, trademark, copyright, mask work right or other rights of third parties, and no patent or licence is implied hereby. This document does not in any way extent Simtek's warranty on any product beyond that set forth in its standard terms and conditions of sale. Simtek reserves terms of delivery and reserves the right to make changes in the products or specifications, or both, presented in this publication at any time and without notice.
March 31, 2006
Change record
Date/Rev 01.11.2001 20.04.2004 7.4.2005 31.3.2006 1.0 Name Ivonne Steffens Matthias Schniebel Stefan Gunther Troy Meester Simtek Change format revision and release for Memory CD 2002" adding Leadfree Green Package" to ordering information adding Device Marking" edding RoHS compliance and Pb- free, 106 endurance cycle and 100a data retention, ESD restrictions deleted, changed to obsolete status Assigned Simtek Document Control Number


▲Up To Search▲   

 
Price & Availability of U635H16

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X